### **Outline**

- Introduction
- SystemC Language
- Example
- References

# Comparation

| Level of<br>Abstraction    | Verilog      | VHDL      | C/C++        |
|----------------------------|--------------|-----------|--------------|
| System Level               | Not Suitable | Poor      | Very Good    |
| High Level<br>(Behavioral) | Good         | Very Good | Good         |
| Medium Level<br>(RTL)      | Very Good    | Very Good | Poor         |
| Low Level<br>(Gates)       | Good         | Poor      | Not Suitable |

# Introduce SystemC Language



### **Outline**

- Introduction
- SystemC Language
- Example
- References

- Design Example
- Data type
- Port & Signal
- Module Declaration
- Top Level & Testbench

### Design Example



### Design Example

#### file.h

```
#include "systemc.h"
SC MODULE(updown)
 sc_in<bool> x_din;
 sc_in<bool> x_clk;
 sc_out<bool> x_dout;
 void doit();
 SC_CTOR(updown)
  SC_METHOD(doit);
  sensitive pos << x clk;
```

#### file.cpp

```
#include "updown.h"
void dff::doit()
  x_dout = x_din;
```

# Design Example

// trace file

#### <u>main</u>

```
#include "systemc.h"
#include "updown.h"
                                            sc trace file *tf =
                                              sc create vcd trace file
                                              ("updown_wave");
int sc_main(int argc, char* argv[]) {
                                            // External Signals
                                            sc trace(tf, clk, "clock");
 sc_signal<bool> din;
                                            sc_trace(tf, din, "in");
 sc signal<br/>bool> dout;
                                            sc trace(tf, dout, "out");
// sc clock clk("clock", 20);
                                            sc start(200);
 sc_clock clk("my clock", 20, 0.5);
                                            sc close vcd trace file(tf);
din = 1:
updown U1 ("updown");
                                            sc stop();
 U1.x_clk(clk);
 U1.x_dout(dout);
                                            return (0);
 U1.x_din(din);
```

- Design Example
- Data type
- Port & Signal
- Module Declaration
- Top Level & Testbench

### **DataType**

SC\_BIT Data (sc\_bit name)

> SC\_LOGIC (sc\_logic name)

> SC\_INT & SC\_UINT (sc\_int<5>name)

SC\_BIGINT & SC\_BIGUINT (sc\_biguint<6>name)

> BIT \_VECTOR (sc\_bv<7>name)

LENG LOGIC VECTOR (sc\_lv<8>name)

- Design Example
- Data type
- Port & Signal
- Module Declaration
- Top Level & Testbench

# Port & Signal



# Port & Signal



```
SC_MODULE(fifo) {
   sc in<bool> load;
   sc in<bool> read;
   sc inout<int> data;
   sc out<bool> full;
   sc out<bool> empty;
//rest of module not shown
```

# Port & Signal

#### **Example:**



```
SC_MODULE( plus ) {
                        SC_MODULE( alu ) {
  sc_in<int> i1;
                           sc_in<int> a;
  sc in<int> i2;
                           sc in<int> b;
  sc_out<int> o1;
                          sc_in<int> c;
                          sc_out<int> d;
};
                          plus *p;
SC_MODULE( minus ) {
                          minus *m;
  sc_in<int> i1;
                           sc_signal<int> e;
  sc_in<int> i2;
  sc_out<int> o1;
                          SC_CTOR( alu ) {
                             p = new plus ( "PLUS" );
};
                             p->i1 (a);
                             p->i2 (b);
                             p->o1 (e);
                             m = new minus ( "MINUS" );
                             (*m) (e,c,d);
                        };
```

- Design Example
- Data type
- Port & Signal
- Module Declaration
- Top Level & Testbench

### **Module Declaration**

```
#include "systemc.h"
SC MODULE(updown)
 sc in<bool> x din;
 sc in<bool> x clk;
 sc out<bool> x dout;
 void doit();
 SC CTOR(updown)
  SC_METHOD(doit);
  sensitive pos << x clk;
```

# SC\_STORE

```
SC_MODULE(module_name) {
    // ports, data members, member functions
    // processes etc.
    SC_CTOR(module_name) { // Constructor
    // body of constructor
    // process registration, sensitivity lists
    // module instantiations, port binding etc.
    }
};
```

## Process

Method (SC\_METHOD)

Thread (SC\_THREAD)

Clocked Thread (SC\_CTHREAD)

# Process

|                                       | SC_METHOD                                                                  | SC_THREAD                                                        | SC_CTHREAD                                              |
|---------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------|
| triggered                             | by signal events                                                           | by signal events                                                 | by clock edge                                           |
| infinite<br>loop                      | no                                                                         | yes                                                              | yes                                                     |
| execution suspend                     | no                                                                         | yes                                                              | yes                                                     |
| suspend<br>& resume                   | -                                                                          | wait()                                                           | wait()<br>wait_until()                                  |
| construct<br>&<br>sentisize<br>method | <pre>SC_METHOD(p); sensitive(s); sensitive_pos(s); sensitive_neg(s);</pre> | SC_THREAD(p); sensitive(s); sensitive_pos(s); sensitive_neg(s);  | SC_CTHREAD (p,clock.pos()); SC_CTHREAD (p,clock.neg()); |
| modeling<br>example<br>(hardware)     | combinational<br>logic                                                     | sequential logic<br>at RT level<br>(asynchronous<br>reset, etc.) | sequential logic<br>at higher design<br>levels          |

### **Process**

```
SC_MODULE(my_module) {
   sc event c, d;
   void proc_1();
   void proc 2();
   void proc 3();
   SC_CTOR(my_module) {
     SC THREAD (proc 1);
       sensitive << c << d; //proc 1 sensitive to c & d
      SC THREAD(proc 2); // no static sensitivity
      SC THREAD (proc 3);
       sensitive << d ; // proc_3 sensitive to d
   // rest of module not shown
```

- Design Example
- Data type
- Port & Signal
- Module Declaration
- Top Level & Testbench

# **Top Level & Testbench**

```
// implementation file: main.cc
#include "systemc.h"
#include "process 1.h"
#include "process 2.h"
int sc_main (int ac,char *av[])
   sc_signal<int> s1 ( "Signal-1" );
   sc signal<int> s2 ( "Signal-2" );
   sc_signal<bool> ready_s1 ( "Ready-1" );
   sc_signal<bool> ready_s2 ( "Ready-2" );
   sc_clock clock( "Clock", 20, 0.5, 0.0);
   process_1 p1 ( "P1" );
   p1.clk( clock );
   p1.a( s1 );
   p1.ready_a( ready_s1 );
   p1.b( s2 );
   p1.ready_b( ready_s2 );
```

```
process_2 p2 ( "P2" );
    p2.clk( clock );
    p2.a( s2 );
    p2.ready_a( ready_s2 );
    p2.b( s1 );
    p2.ready_b( ready_s1 );
    s1.write(0);
    s2.write(0);
    ready_s1.write(true);
    ready_s2.write(false);
    sc_start(100000);
    return 0;
}
```

# **Top Level**



### **Clock Object**

```
int sc main(int argc, char*argv[]) {
  sc signal<int> val;
  sc signal<sc logic> load;
  sc signal<sc logic> reset;
  sc signal<int> result;
  sc clock ck1("ck1", 20, 0.5, 0, true);
  filter f1("filter");
  f1.clk(ck1.signal());
  f1.val(val);
  f1.load(load);
  f1.reset(reset);
  f1.out(result);
 // rest of sc main not shown
```

### **Clock Object**



### SC\_START Function

```
#include "counter1.h"
int sc_main(int argc, char* argv[]) {
sc_signal(bool) Rst;
sc_signal(sc_int(8) > cval;
sc_clock CLOCK("clock", 20);
counter1 U1 ("count1");
U1.Clk(CLOCK);
U1.Reset(Rst);
U1.Ctr_Val(cval);
sc_start(500);
return (0);
```

# **Graphic Out**

Creating a file VCD:

```
sc_trace_file * my_trace_file;
my_trace_file = sc_create_vcd_trace_file("my_trace");
```

Simulate by the Funcion:

```
sc_signal<int> a;
float b;

sc_trace(trace_file, a, "MyA");
sc_trace(trace_file, b, "B");
```

28

# Thanks you